**PAMS Technical Documentation NSB-8 Series Transceivers**

# **System Module & UI**

## **Table of Contents**



# List of Figures



## List of Schematics



# <span id="page-3-0"></span>**Transceiver NSB-8**

## <span id="page-3-1"></span>**Introduction**

The NSB-8 is a single band radio transceiver unit for GSM1900 networks. The GSM1900 power class is 1. It is a true 3 V transceiver, with an internal antenna and vibra.

The transceiver has a full graphic display and the user interface is based on a Jack style UI with two soft keys.

An internal antenna is used, there is no connection to an external antenna.

The transceiver has a low leakage tolerant earpiece and an omnidirectional microphone, providing an excellent audio quality. The transceiver supports a full rate, and an enhanced full rate speech decoding.

An integrated IR link provides a connection between two NSB-8 transceiver or a transceiver and a PC (internal data), or a transceiver and a printer.

The small SIM (Subscriber Identity Module) card is located under the battery. SIM interface supports both 1.8 V and 3 V SIM cards.

### <span id="page-3-2"></span>**Electrical Modules**

The radio module consists of Radio Frequency (RF) and baseband (BB). User Interface (UI) contains display, keyboard, IR link, vibra, HF/HS connector and audio parts. UI is divided into radio module PWB RM8 and UI PWB LK5.

The electrical part of the keyboard is located in separate UI PWB named LK5. LK5 is connected to radio PWB through spring connectors.

The System blocks provide the MCU, DSP, external memory interface and digital control functions in UPP ASIC (Universal Phone Processor). Power supply circuitry, charging, audio processing and RF control hardware are in UEM ASIC (Universal Energy Management).

The purpose of the RF block is to receive and demodulate the radio frequency signal from the base station and to transmit a modulated RF signal to the base station.

#### <span id="page-3-3"></span>**Operation Modes**

The transceiver has six different operation modes:

- power off mode
- idle mode
- active mode
- charge mode
- local mode
- test mode

In the power off mode circuits are powered down and only sleep clock is running.

In the idle mode only the circuits needed for power up are supplied.

In the active mode all the circuits are supplied with power although some parts might be in the idle state part of the time.

The charge mode is effective in parallel with all previous modes. The charge mode itself consists of two different states, i.e. the fast charge and the maintenance mode.

The local and test modes are used for alignment and testing.

## <span id="page-4-0"></span>**Interconnection Diagram**



# <span id="page-5-0"></span>**System Module RM8**

## <span id="page-5-1"></span>**Baseband Module**

The baseband architecture supports a power saving function called "sleep mode". This sleep mode shuts off the VCTCXO, which is used as system clock source for both RF and baseband. During the sleep mode the system runs from a 32 kHz crystal. The phone is waken up by a timer running from this 32 kHz clock supply. The sleep time is determined by network parameters. Sleep mode is entered when both the MCU and the DSP are in standby mode and the normal VCTCXO clock is switched off.

NSB-8 supports both three and two wire type of Nokia chargers. Three wire chargers are treated like two wire ones. There is not separate PWM output for controlling charger but it is connected to GND inside the bottom connector. Charging is controlled by UEM ASIC (Universal Energy Management) and EM SW running in the UPP (Universal Phone Processor).

The BLB-2 Li-ion battery is used as the power source for the phone.

## PAMS Technical Documentation **System Module & UI**

## <span id="page-6-0"></span>**Block Diagram**

<span id="page-6-1"></span>

UPP ASIC (Universal Phone Processor) provides the MCU, DSP, external memory interface and digital control functions. UEM ASIC (Universal Energy Management) contains power supply circuitry, charging, audio processing and RF control hardware.

#### <span id="page-7-0"></span>**Technical Summary**

Baseband is running from power rails 2.8 V analog voltage and 1.8 V I/O voltage. UPP core voltage Vcore can be lowered down to 1.0 V, 1.3 V and 1.5 V. UEM includes 6 linear LDO (low drop-out) regulators for baseband and 7 regulators for RF. It also includes 4 current sources for biasing purposes and internal usage. UEM also includes SIM interface which supports both 1.8 V and 3 V SIM cards. 5 V SIM cards are not supported by the NSB-8 baseband.

A real time clock function is integrated into the UEM which utilizes the same 32 kHz clock supply as the sleep clock.

The analog interface between the baseband and the RF section is handled by a UEM ASIC**.** UEM provides A/D and D/A conversion of the in-phase and quadrature receive and transmit signal paths and also A/D and D/A conversions of received and transmitted audio signals to and from the user interface. The UEM supplies the analog TXC and AFC signals to RF section according to the UPP DSP digital control. Data transmission between the UEM and the UPP is implemented using two serial busses, DBUS for DSP and CBUS for MCU. RF ASIC, Hagar, is controlled through UPP RFBUS serial interface. There is also separate signals for PDM coded audio. Digital speech processing is handled by the DSP in side UPP ASIC. UEM is a dual voltage circuit, the digital parts are running from the baseband supply 1.8 V and the analog parts are running from the analog supply 2.78 V also VBAT is directly used by some blocks.

The baseband supports both internal and external microphone inputs and speaker outputs. Input and output signal source selection and gain control is done by the UEM according to control messages from the UPP. Keypad tones, DTMF, and other audio tones are generated and encoded by the UPP and transmitted to the UEM for decoding. Buzzer and external vibra alert control signals are generated by the UEM with separate PWM outputs.

NSB-8 has two external serial control interfaces: FBUS and MBUS. These busses can be accessed only through production test pattern.

EMC shielding for baseband is implemented using a metallized plastic frame and UI PWB ground plane. On the other side the engine is shielded with PWB grounding. Heat generated by the circuitry will be conducted out via the PWB ground planes.

NSB-8 radio module is implemented to 8 layer PWB. UI module is divided between main PWB RM8 and separate UI PWB LK5.

## <span id="page-8-0"></span>**DC Characteristics**

## <span id="page-8-1"></span>**Regulators and Supply Voltage Ranges**







#### Table 2: BB Regulators

#### **Table 3: RF Regulators**



### <span id="page-9-0"></span>**External and Internal Signals and Connections**

This section describes the external and internal electrical connection and interface levels on the baseband. The electrical interface specifications are collected into tables that covers a connector or a defined interface.

#### <span id="page-9-1"></span>**Internal Signals and Connections**



#### **Table 4: Internal microphone**

#### **Table 5: Internal speaker**

| Signal      | Min.  | <b>Nom</b> | <b>Max</b>            | Condition | <b>Note</b>               |
|-------------|-------|------------|-----------------------|-----------|---------------------------|
| <b>EARP</b> | 0.75V | 0.8V       | 2.0 $V_{pp}$<br>0.85V | АC<br>DC  | Differential output       |
| <b>EARN</b> | 0.75V | 0.8V       | 2.0 $V_{pp}$<br>0.85V | AC<br>DC. | $(V_{diff} = 4.0 V_{pp})$ |

**Table 6: AC and DC characteristics of RF-BB voltage supplies**



# **NOKIA** PAMS Technical Documentation **System Module & UI**





| Signal<br>name      | From       | To                 | Parameter                           | Min.  | <b>Type</b> | <b>Max</b>             | Unit                       | Functio                                                                |
|---------------------|------------|--------------------|-------------------------------------|-------|-------------|------------------------|----------------------------|------------------------------------------------------------------------|
| <b>VrefRF</b><br>01 | UEM        | VREF_<br><b>RX</b> | Voltage                             | 1.334 | 1.35        | 1.36<br>6              | $\mathsf{V}$               | Voltage Reference for<br>RF-IC.                                        |
|                     |            |                    | Current                             |       |             | 100                    | uA                         |                                                                        |
|                     |            |                    | Temp Coef                           | $-65$ |             | $+65$                  | uV/C                       |                                                                        |
|                     |            |                    | Noise density<br>BW=600Hz<br>100kHz |       |             | 60                     | nVrm<br>S/<br>sqrt(<br>Hz) | Note: Below 600Hz<br>noise density is allowed<br>to increase 20 dB/oct |
| <b>VrefRF</b><br>02 | <b>UEM</b> | VB_EX<br>T         | Voltage                             | 1.323 | 1.35        | 1.37<br>$\overline{7}$ | $\vee$                     | Supply for RF-BB digital<br>interface and some digi-                   |
|                     |            |                    | Current                             |       |             | 100                    | uA                         | tal parts of RF.                                                       |
|                     |            |                    | Temp Coef                           | $-65$ |             | $+65$                  | uV/C                       |                                                                        |
|                     |            |                    | Noise density<br>BW=100Hz<br>100kHz |       |             | 350                    | nVrm<br>s/<br>sqrt(<br>Hz) |                                                                        |

**Table 6: AC and DC characteristics of RF-BB voltage supplies**

**Table 7: AC and DC characteristics if RF-BB signals**

|                  |            |                |                        |                |      | Input characteristics |            |                          |
|------------------|------------|----------------|------------------------|----------------|------|-----------------------|------------|--------------------------|
| Signal name      | From       | T <sub>o</sub> | Parameter              | Min            | Type | Max                   | Unit       | <b>Function</b>          |
| <b>TXP</b>       | <b>UPP</b> | PA & RF-IC     | "1"                    | 1.38           |      | 1.88                  | V          | Transmitter              |
| (RFGenOut3)      |            |                | "በ"                    | $\overline{0}$ |      | 0.4                   | V          | power<br>amplifier       |
|                  |            |                | Load Resistance        | 10             |      | 220                   | kohm       | enable / DC<br>N2 timing |
|                  |            |                | Load Capacitance       |                |      | 20                    | pF         |                          |
|                  |            |                | <b>Timing Accuracy</b> |                |      | 1/4                   | symbol     |                          |
| RFBusEna1X       | <b>UPP</b> | $RF-IC$        | "1"                    | 1.38           |      | 1.88                  | $\vee$     | <b>RFbus</b>             |
|                  |            |                | "በ"                    | $\overline{0}$ |      | 0.4                   | V          | enable                   |
|                  |            |                | Current                |                |      | 50                    | uA         |                          |
|                  |            |                | Load resistance        | 10             |      | 220                   | kohm       |                          |
|                  |            |                | Load capacitance       |                |      | 20                    | pF         |                          |
| <b>RFBusData</b> | <b>UPP</b> | $RF-IC$        | "1"                    | 1.38           |      | 1.88                  | V          | RFbus data:              |
|                  |            |                | "በ"                    | $\overline{0}$ |      | 0.4                   | $\vee$     | read /write              |
|                  |            |                | Load resistance        | 10             |      | 220                   | kohm       |                          |
|                  |            |                | Load capacitance       |                |      | 20                    | pF         |                          |
|                  |            |                | Data frequency         |                |      | 10                    | <b>MHz</b> |                          |

|                 |             |           |                  |                 |             | Input characteristics |            |                 |
|-----------------|-------------|-----------|------------------|-----------------|-------------|-----------------------|------------|-----------------|
| Signal name     | <b>From</b> | <b>To</b> | Parameter        | <b>Min</b>      | <b>Type</b> | <b>Max</b>            | Unit       | <b>Function</b> |
| <b>RFBusClk</b> | <b>UPP</b>  | $RF-IC$   | "1"              | 1.38            |             | 1.88                  | V          | RFbus clock     |
|                 |             |           | "በ"              | $\overline{0}$  |             | 0.4                   | V          |                 |
|                 |             |           | Load resistance  | 10 <sup>°</sup> |             | 220                   | kohm       |                 |
|                 |             |           | Load capacitance |                 |             | 20                    | pF         |                 |
|                 |             |           | Data frequency   |                 |             | 10                    | <b>MHz</b> |                 |
| RESET           | <b>UPP</b>  | $RF-IC$   | "1"              | 1.38            |             | 1.85                  | V          | Reset to        |
| (GENIO6)        |             |           | "በ"              | $\Omega$        |             | 0.4                   | V          | Hagar           |
|                 |             |           | Load capacitance |                 |             | 20                    | pF         |                 |
|                 |             |           | Load resistance  | 10              |             | 220                   | kohm       |                 |
|                 |             |           | Timing accuracy  |                 |             | 1/4                   | symbol     |                 |

**Table 7: AC and DC characteristics if RF-BB signals**

**Table 8: AC and DC characteristicsof RF-BB signals**

| Signal<br>name   | From          | To         | Parameter                                | Min. | <b>Type</b> | Max. | Unit         | <b>Function</b>                             |
|------------------|---------------|------------|------------------------------------------|------|-------------|------|--------------|---------------------------------------------|
| <b>VCTCXO</b>    | <b>VCTCXO</b> | <b>UPP</b> | Signal amplitude                         | 0.2  | 0.8         | 2.0  | Vpp          | High stability clock                        |
|                  |               |            | Input Impedance                          | 10   |             |      | kohm         | signal for the logic<br>circuits, AC cou-   |
|                  |               |            | Input Capacitance                        |      |             | 10   | pF           | pled. Distorted sine<br>wave e.g. sawtooth. |
|                  |               |            | Harmonic Content                         |      |             | -8   | dBc          |                                             |
|                  |               |            | Clear signal win-<br>dow (no glitch)     | 200  |             |      | mVpp         |                                             |
|                  |               |            | Duty Cycle                               | 40   |             | 60   | %            |                                             |
| <b>VCTCXOGnd</b> | <b>VCTXO</b>  | <b>UPP</b> | DC Level                                 |      | $\Omega$    |      | $\mathsf{V}$ | Ground for refer-<br>ence clock             |
| RXI/RXQ          | $RF-IC$       | UEM        | Differential volt-<br>age swing (static) | 1.35 | 1.4         | 1.45 | Vpp          | RX baseband signal.                         |
|                  |               |            | DC level                                 | 1.3  | 1.35        | 1.4  | $\vee$       |                                             |
|                  |               |            | I/Q amplitude<br>mismatch                |      |             | 0.2  | dB           |                                             |
|                  |               |            | I/Q phase mis-<br>match                  | $-5$ |             | 5    | deg          |                                             |

System Module & UI **PAMS** Technical Documentation



## **Table 8: AC and DC characteristicsof RF-BB signals**

## <span id="page-14-0"></span>**External Signals and Connections**

## <span id="page-14-1"></span>**UI (board-to-board) connector**



**Table 9: UI (board-to-board) connector**

<span id="page-14-2"></span>**LCD connector**

**Table 10: LCD connector**

| Pin | Signal      | Min.             | <b>Nom</b> | <b>Max</b>        | Condition              | <b>Note</b>         |
|-----|-------------|------------------|------------|-------------------|------------------------|---------------------|
|     | <b>XRES</b> | $0.8^{\ast}$ VIO |            | VIO<br>$0.22*V10$ | Logic '1'<br>Logic '0' | Reset<br>Active low |
|     |             | 100ns            |            |                   | trw                    | Reset active        |



## **Table 10: LCD connector**

# **NOKIA** PAMS Technical Documentation **System Module & UI**

## <span id="page-16-0"></span>**DC connector**

| Pin | <b>Signal</b> | Min                  | <b>Nom</b>           | <b>Max</b>           | Condition    | <b>Note</b>            |
|-----|---------------|----------------------|----------------------|----------------------|--------------|------------------------|
| ◠   | <b>VCHAR</b>  | 7.0 V <sub>RMS</sub> | 8.4 V <sub>RMS</sub> | 9.2 $VRMS$<br>850 mA | Fast charger | Charger positive input |
|     | <b>CHGND</b>  |                      | 0                    |                      |              | Charger ground         |

**Table 11: DC connector**

### <span id="page-16-1"></span>**Headset connector**



#### **Table 12: Headset connector**

## **SIM connector**

**Table 13: SIM connector**

| Pin | <b>Name</b>  | Parameter     | Min           | <b>Type</b> | <b>Max</b>               | Unit | <b>Notes</b>       |
|-----|--------------|---------------|---------------|-------------|--------------------------|------|--------------------|
|     | <b>VSIM</b>  | 1.8V SIM Card | 1.6           | 1.8         | 1.9                      | V    | Supply voltage     |
|     |              | 3V SIM Card   | 2.8           | 3.0         | 3.2                      |      |                    |
| 2   | <b>SIMRS</b> | 1.8V SIM Card | 0.9xVSIM<br>0 |             | <b>VSIM</b><br>0.15xVSIM | V    | SIM reset (output) |
|     |              | 3V SIM Card   | 0.9xVSIM<br>0 |             | <b>VSIM</b><br>0.15xVSIM |      |                    |

## System Module & UI **PAMS** Technical Documentation

| Pin            | <b>Name</b> | Parameter            | Min                          | <b>Type</b>      | <b>Max</b>               | Unit       | <b>Notes</b>                            |
|----------------|-------------|----------------------|------------------------------|------------------|--------------------------|------------|-----------------------------------------|
| 3              | SIM-        | Frequency            |                              | 3.25             |                          | <b>MHz</b> | SIM clock                               |
|                | <b>CLK</b>  | Trise/Tfall          |                              |                  | 50                       | ns         |                                         |
|                |             | 1.8V Voh<br>1.8V Vol | 0.9xVSIM<br>$\boldsymbol{0}$ |                  | <b>VSIM</b>              | V          |                                         |
|                |             | 3 Voh<br>3 Vol       | 0.9xVSIM<br>0                |                  | <b>VSIM</b>              |            |                                         |
| $\overline{4}$ | <b>DATA</b> | 1.8V Voh<br>1.8V Vol | 0.9xVSIM<br>0                |                  | <b>VSIM</b><br>0.15xVSIM | V          | SIM data (output)                       |
|                |             | 3 Voh<br>3 Vol       | 0.9xVSIM<br>$\overline{0}$   |                  | <b>VSIM</b><br>0.15xVSIM |            |                                         |
|                |             | 1.8V Vih<br>1.8V Vil | 0.7xVSIM<br>$\overline{0}$   |                  | <b>VSIM</b><br>0.15xVSIM |            | SIM data (input)<br>Trise/Tfall max 1us |
|                |             | 3V Vil<br>3V Vil     | 0.7xVSIM<br>0                |                  | <b>VSIM</b><br>0.15xVSIM |            |                                         |
| 5              | <b>NC</b>   |                      |                              |                  |                          |            |                                         |
| 6              | <b>GND</b>  | GND                  |                              | $\boldsymbol{0}$ |                          | V          | Ground                                  |

**Table 13: SIM connector**

## <span id="page-18-0"></span>**Functional Description**

## <span id="page-18-1"></span>**Modes of Operation**

RM8 baseband engine has five operating modes:

- No supply
- Acting Dead
- Active
- Sleep
- Charging

## **No supply**

In NO\_SUPPLY mode the phone has no supply voltage. This mode is due to disconnection of battery or low battery voltage level.

Phone is exiting from NO SUPPLY mode when sufficient battery voltage level is detected. Battery voltage can rise either by connecting a new battery with VBAT >  $V_{MSTR+}$  or by connecting a charger and charging the battery above  $V_{MSTR+}$ .

## **Acting Dead**

If the phone is off when the charger is connected, the phone is powered on, but it enters a state called "Acting Dead". To the user the phone acts as if it was switched off. A battery charging alert is given and/or a battery charging indication on the display is shown to acknowledge the user that the battery is being charged.

## **Active**

In the active mode the phone is in normal operation, scanning for channels, listening to a base station, transmitting and processing information. There are several sub-states in the active mode depending on if the phone is in burst reception, burst transmission, if DSP is working etc.

In active mode the RF regulators are controlled by SW writing into UEM's registers wanted settings: VR1A can be enabled or disabled. VR2 can be enabled or disabled and its output voltage can be programmed to be 2.78V or 3.3V. VR4 -VR7 can be enabled or disabled or forced into low quiescent current mode. VR3 is always enabled in active mode.

## **Sleep mode**

Sleep mode is entered when both MCU and DSP are in stand-by mode. Sleep is controlled by both processors. When SLEEPX low signal is detected UEM enters SLEEP mode. VCORE, VIO and VFLASH1 regulators are put into low quiescent current mode. All RF regulators are disabled in SLEEP. When SLEEPX=1 is detected UEM enters ACTIVE mode and all functions are activated.

The sleep mode is exited either by the expiration of a sleep clock counter in the UEM or by some external interrupt, generated by a charger connection, key press, headset con-

### nection etc.

In sleep mode VCTCXO is shut down and 32 kHz sleep clock oscillator is used as reference clock for the baseband.

#### **Charging**

The battery voltage, temperature, size and current are measured by the UEM controlled by the charging software running in the UPP.

The charging control circuitry (CHACON) inside the UEM controls the charging current delivered from the charger to the battery. The battery voltage rise is limited by turning the UEM switch off when the battery voltage has reached 4.2 V. Charging current is monitored by measuring the voltage drop across a 220 mOhm resistor.

#### <span id="page-19-0"></span>**Supply Voltage Regulation**

Supply voltage regulation is controlled by UEM asic. There are five regulators used by baseband block.



#### **Table 14: BB regulators**

## <span id="page-19-1"></span>**Battery**

Li-ion battery pack BLB-2 is used in NSB-8. Nominal discharge cut-off voltage 3.1 V Nominal battery voltage 3.6 V Nominal charging voltage 4.2 V





#### **Figure 2: BLB-2 battery pack pin order**



#### <span id="page-20-0"></span>**Power Up and Reset**

Power up and reset is controlled by the UEM ASIC. NSB-8 baseband can be powered up in following ways:

- 1 Press power button which means grounding the PWRONX pin of the UEM
- 2 Connect the charger to the charger input
- 3 Supply battery voltage to the battery pin
- 4 RTC Alarm, the RTC has been programmed to give an alarm

After receiving one of the above signals, the UEM counts a 20 ms delay and then enters its reset mode. The watchdog starts up, and if the battery voltage is greater than Vcoff+ a 200ms delay is started to allow references etc. to settle. After this delay elapses the VFLASH1 regulator is enabled. 500 us later VR3, VANA, VIO and VCORE are enabled. Finally the PURX (Power Up Reset) line is held low for 20 ms. This reset, PURX, is fed to the baseband ASIC UPP, resets are generated for the MCU and the DSP. During this reset phase the UEM forces the VCTCXO regulator on regardless of the status of the sleep control input signal to the UEM. The FLSRSTx from the ASIC is used to reset the flash during power up and to put the flash in power down during sleep.

All baseband regulators are switched on at the UEM power on except VSIM and VFLASH2 (always off in NSB-8) regulators which are controlled by the MCU. The UEM internal watchdogs are running during the UEM reset state, with the longest watchdog time selected. If the watchdog expires, the UEM returns to power off state. The UEM watchdogs are internally acknowledged at the rising edge of the PURX signal in order to always give the same watchdog response time to the MCU.

## <span id="page-21-0"></span>**A/D Channels**

The UEM contains the following A/D converter channels that are used for several measurement purpose. The general slow A/D converter is a 10 bit converter using the UEM interface clock for the conversion. An interrupt will be given at the end of the measurement.

The UEM's 11-channel analog to digital converter is used to monitor charging functions, battery functions, voltage levels in external accessory detection inputs, user interface and RF functions.

When the conversion is started the converter input is selected. Then the signal processing block creates a data with MSB set to '1' and others to '0'. In the D/A converter this data controls the switches which connect the input reference voltage (VrefADC) to the resistor network. The generated output voltage is compared with the input voltage under measurement and if the latter is greater, MSB remains '1' else it is set '0'. The following step is to test the next bit and the next...until LSB is reached. The result is then stored to ADCR register for UPP to read.

The monitored battery functions are battery voltage (VBATADC), battery type (BSI) and battery temperature (BTEMP) indication.

The battery type is recognized through a resistive voltage divider. In phone there is a 100kOhm pull up resistor in the BSI line and the battery has a pull down resistor in the same line. Depending on the battery type the pull down resistor value is changed. The battery temperature is measured equivalently but the battery has a NTC pull down resistor in the BTEMP line.

KEYB1&2 inputs are used for keyboard scanning purposes. These inputs are also routed internally to the miscellaneous block.

The HEADINT and HOOKINT are external accessory detection inputs used for monitoring voltage levels in these inputs. They are routed internally from the miscellaneous block and they are connected to the converter through a 2/1 multiplexer.

The monitored RF functions are PATEMP and VCXOTEMP detection. PATEMP input is used for measuring temperature of the RFIC, Hagar. VCXOTEMP is not used in NSB-8.

#### <span id="page-21-1"></span>**IR Module**

The IR interface, when using 2.7 V transceiver, is designed into the UEM. The IR link supports speeds from 9600 bit/s to 1.152 MBit/s up to distance of 1 m. Transmission over the IR if half-duplex.

The length of the transmitted IR pulse depends on the speed of the transmission. When 230.4 kbit/s or less is used as a transmission speed, pulse length maximum is 1.63 us. If transmission speed is set to 1.152 Mbit/s the pulse length is 154 ns according to IrDA specification.

## <span id="page-22-0"></span>**SIM Interface**

UEM contains the SIM interface logic level shifting. SIM interface can be programmed to support 3 V and 1.8 V SIMs. SIM supply voltage is selected by a register in the UEM. It is only allowed to change the SIM supply voltage when the SIM IF is powered down.

The SIM power up/down sequence is generated in the UEM. This means that the UEM generates the RST signal to the SIM. Also the SIMCardDet signal is connected to UEM. The card detection is taken from the BSI signal, which detects the removal of the battery. The monitoring of the BSI signal is done by a comparator inside UEM. The comparator offset is such that the comparator output does not alter state as long as the battery is connected. The threshold voltage is calculated from the battery size specifications.

The SIM interface is powered up when the SIMCardDet signal indicates "card in". This signal is derived from the BSI signal.





The whole SIM interface locates in UPP and UEM.

The SIM interface in the UEM contains power up/down, port gating, card detect, data receiving, ATR-counter, registers and level shifting buffers logic. The SIM interface is the electrical interface between the Subscriber Identity Module Card (SIM Card) and mobile phone (via UEM device).

The data communication between the card and the phone is asynchronous half duplex. The clock supplied to the card is in GSM system 1.083 MHz or 3.25 MHz. The data baud rate is SIM card clock frequency divided by 372 (by default), 64, 32 or 16. The protocol type, that is sup ported, is T=0 (asynchronous half duplex character transmission as defined in ISO 7816-3).

<span id="page-23-2"></span>

**Figure 3: UPP & UEM SIM connections.**

The internal clock frequency from UPP CTSI block is 13 MHz in GSM. Thus to achieve the minimum starting SIMCardClk rate of 3.25 MHz (as is required by the authentication procedure and the duty cycle requirement of between 40% and 60%) then the slowest possible clock supplied to the SIM has to be in the GSM system clock rate of 13/4 MHz.

#### <span id="page-23-0"></span>**Buzzer**

Buzzer is used for generating alerting tones and melodies to indicate incoming call. It is also used for generating warning tones for the user. Buzzer is controlled by PWM (Pulse Width Modulation) signal generated by the buzzer driver of the UEM. Target SPL is 100dB (A) at 5 cm.

#### <span id="page-23-1"></span>**Internal Microphone**

The internal microphone capsule is situated in the bottom connector. Microphone is omnidirectional. The internal microphone is connected to the UEM microphone input MIC1P/N. The microphone input is asymmetric and microphone bias is provided by the UEM MIC1B. The microphone input on the UEM is ESD protected. Spring contacts are used for connecting the microphone to the main PWB.



<span id="page-24-2"></span>

### <span id="page-24-0"></span>**UPP**

UPP (Universal Phone Processor) is the digital ASIC of the baseband. UPP includes 8 MBit internal RAM, ARM7 Thump 16/32-bit RISC MCU core, LEAD3 16-bit DSP core, ROM for MCU boot code and all digital control logic.

Main functions of the custom logic are:

- 1 Interface between system logic and MCU/DSP (BodyIf)
- 2 Clocking, timing, sleep and interrupt block (CTSI) for system timing control
- 3 MCU controlled general purpose USART, MBUS USART and general purpose IOs (PUP).
- 4 SIM card interface (SIMIf)
- 5 GSM coder (Coder)
- 6 GPRS support (GPRSCip)
- 7 Interfaces for keyboard, LCD and UEM (UIF)
- 8 Accessory interface for IrDA SIR, IrDA FIR and LPRF (AccIf)
- 9 SW programmable RF interface (MFI)
- 10 Programmable serial interface for Hagar RFIC (SCU)
- 11 Test interface (TestIf)

#### <span id="page-24-1"></span>**Memory Block**

For the MCU UPP includes ROM, 2 kbytes, that is used mainly for boot code of MCU. To speed up the MCU operation small 64 byte cache is also integrated as a part of the MCU

memory interface. For program memory 8 Mbit (512 x 16 bit) PDRAM is integrated. RAM block can also be used as data memory and it is byte addressable. RAM is mainly for MCU purposes but also DSP has also access to it if needed.

MCU code is stored into external flash memory. Size of the flash is 64 Mbit (4096 x 16 bit) The NSB-8 baseband supports a burst mode flash with multiplexed address/data bus. Access to the flash memory is performed as 16-bit access. The flash has Read While Write (RWW) capabilities which makes the emulation of EEPROM within the flash easy.

# <span id="page-26-0"></span>**RF Module**

This RF module takes care of all RF functions of the engine. RF circuitry is located on one side (B-side) of the 8-layer PWB. The PWB area for the RF circuit is about 17 cm².

EMC leakage is prevented by using a metal B-shield, which screens the whole RF side of the engine. The conductive silicon gasket is used between the PWB and the shield. The metal B-shield is separated into three blocks. The first one includes the Voltage Controlled Oscillator (VCO). The second block includes the PA, antenna switch, LNAs and RX SAW. The last block includes the Hagar RF IC, VCO, VCTCXO, baluns and balanced filter for RX. The blocks are divided on the basis that the attenuation between the harmonics of the transmitter and the VCO signal (including Hagar IC) is a high (over 100dB). The VCO and TX outputs of the Ha gar RF IC are located as far as possible from each. In order to guard against the radiated spurious inside the blocks, the RF transmission lines are made with striplines after PA.

The baseband circuitry is located on the A-side of the board, which is shielded with a metallized coated frame and a ground plane of the UI-board.

The maximum height inside the B-side is 1.8 mm. Heat generated by the circuitry will be conducted out via the PWB ground planes and metallic B-shield

<span id="page-26-1"></span>

**Figure 5: RF Frequency Plan**

## <span id="page-27-0"></span>**DC characteristics**

## <span id="page-27-1"></span>**Regulators**

Transceiver has a multifunction power management IC on baseband section, which contains among other functions; 7 pcs of 2.78 V regulators and 4.8V up-switcher for charge pump.

All regulators can be controlled individually with 2.78 V logic directly or through control register. In GSM direct controls are used to get fast switching, because regulators are used to enable RF-functions.

Use of the regulators can be seen in the Power Distribution Diagram. VrefRF01and VrefRF02 are used as the reference voltages for HAGAR RF-IC, VrefRF01 (1.35V) for bias reference and VrfeRF02 (1.35V) for RX ADC's reference.

Regulators (except VR2 and VR7) are connected to HAGAR. Different modes are switched on by the aid of serial bus.

List of the needed supply voltages:



**Figure 6: Power Distribution Diagram**

<span id="page-28-0"></span>

## <span id="page-29-0"></span>**RF characteristics**





## <span id="page-29-1"></span>**Transmitter characteristics**

#### **Table 18: Transmitter characteristics**



<span id="page-29-2"></span>**Receiver characteristics**

**Table 19: Receiver characteristics**

| Item                                                            | Values (GSM1900)                                  |
|-----------------------------------------------------------------|---------------------------------------------------|
| <b>Type</b>                                                     | Direct conversion, single band, linear, FDMA/TDMA |
| LO frequencies                                                  | 3860.43979.6 MHz                                  |
| Typical 3 dB bandwidth                                          | $+/-$ 91 kHz                                      |
| Sensitivity                                                     | min. - 102 dBm, S/N >8 dB                         |
| Total typical receiver voltage gain (from<br>antenna to RX ADC) | 86 dB                                             |
| Receiver output level (RF level -95 dBm)                        | 230 mVpp, single-ended I/Q signals to RX ADCs     |
| Typical AGC dynamic range                                       | 83 dB                                             |
| Accurate AGC control range                                      | $60$ dB                                           |

**Table 19: Receiver characteristics**

| <b>Item</b>                                     | Values (GSM1900) |
|-------------------------------------------------|------------------|
| Typical AGC step in LNA                         | 30dB             |
| Usable input dynamic range                      | $-102 -10$ dBm   |
| RSSI dynamic range                              | -110 -48 dBm     |
| Compensated gain variation in receiving<br>band | $+/- 1.0$ dB     |

**Figure 7: RF Block Diagram**

<span id="page-30-1"></span>

## <span id="page-30-0"></span>**Frequency synthesizers**

VCO frequency is locked with PLL into stable frequency source, which is a VCTCXO-module (voltage controlled temperature compensated crystal oscillator). VCTCXO is running at 26 MHz. Temperature drifting is con trolled with AFC (automatic frequency control) voltage. VCTCXO is locked into frequency of the base station. AFC is generated by baseband with a 11 bit conventional DAC. 13MHz VCTCXO can also be used if multislot operations is not needed. If more than  $1(RX) + 1(TX)$  slot is wanted settling times have to be less than 300us from channel to channel. This can be achieved when the PLL loopband width is ~35kHz. Noise coming from the loop and noise from dividers (20\*logN) increases rms phase error over 3 degrees which is the maximum for synthesizer.

<span id="page-31-1"></span>

PLL is located in HAGAR RF-IC and is controlled via serial RFBus. There is 64/65 (P/P+1) prescaler, N- and A-divider, reference divider, phase detector and charge pump for the external loop filter. SHF local signal, generated by a VCO-module (VCO = voltage controlled oscillator), is fed through 180deg balanced phase shifter to prescaler. Prescaler is a dual modulus divider. Output of the prescaler is fed to N- and A-divider, which produce the input to phase detector. Phase detector compares this signal to reference signal (400kHz), which is divided with reference divider from VCTCXO output. Output of the phase detector is connected into charge pump, which charges or discharges integrator capacitor in the loop filter depending on the phase of the measured frequency compared to reference frequency.

Loop filter filters out comparison pulses of phase detector and generates DC control voltage to VCO. Loop filter defines step response of the PLL (settling time) and effects to stability of the loop, that's why integrator capacitor has a resistor for phase compensation. Other filter components are for sideband rejection. Dividers are controlled via serial bus. RFBus Data is for data, RFBusClk is serial clock for the bus and RFBusEna1X is a latch enable, which stores new data into dividers.

LO-signal is generated by SHF VCO module. VCO has double frequency in GSM1900 compared to actual RF channel frequency. LO signal is divided by two in HAGAR.

## <span id="page-31-0"></span>**Receiver**

Receiver is a direct conversion linear receiver. Received RF signal from antenna is fed via Antenna Switch to the 1st RX SAW filter and a MMIC LNA (Low Noise Amplifier). After the LNA amplified signal (with low noise level) is fed to a bandpass filter (the 2nd RX SAW filter). The RX filters define how good are blocking characteristics against spurious signals outside receive band and protection against spurious responses

Discrete LNA have three gain levels. The first one is max. gain, the second one is about - 30dB below max. gain and the last one is off state. The gain selection control of LNA comes from HAGAR IC.

Differential RX signal is amplified and mixed directly down to BB frequency in HAGAR. Local Oscillator signal is generated by an external VCO. The VCO signal is divided by 2. PLL and dividers are in HAGAR IC.

From the mixer output to an ADC input RX signal is divided to I- and Q-signals. Accurate phasing is generated by LO dividers. After the mixer DTOS amplifiers convert the differential signals to single ended.

DTOS has two gain stages. The first one has constant gain of 12dB and 85kHz cut off frequency. The gain of second stage is controlled by control signal g10.

If g10 is high (1) the gain is 6dB and if g10 is low (0) the gain is -4dB. The active channel filters in HAGAR IC provides selectivity for channels (-3dB  $@ +/-91$  kHz typ.). Integrated baseband filter is an active RC filter with two off-chip capacitors. Long RC time constant needed in the channel selection filter of direct conversion receiver is produced by large off-chip capacitors because the impedance levels could not be increased due to noise specifications. The baseband filter consists of two stages, DTOS and BIQUAD. DTOS is a differential to single-ended converter having 8dB or 18dB gain. BIQUAD is a modified Sallen-Key Biquad.

Integrated resistors and capacitors are tunable. These are controlled by a digital control word. The correct control words which compensate process variation of the integrated resistors and capacitors and tolerance of the off-chip capacitors are found by a calibration circuit.

The next stage in the receiver chain is an AGC amplifier, also integrated in HAGAR. The AGC has a digital gain control via serial mode bus. The AGC stage provides gain control range of 40 dB (10 dB steps) for the receiver and also necessary DC compensation. Additional 10 dB AGC step is implemented by DTOS stages.

The DC compensation is made during DCN1 and DCN2 operations (controlled via serial bus). DCN1 is carried out by charging large external capacitors in the AGC stages to a voltage which cause a zero dc-offset. DCN2 sets the signal offset to a constant value (VrefRF\_02 1.35V). The VrefRF\_02 signal is used as a zero level to RX ADCs.

Single ended filtered I/Q-signal is finally fed to the ADCs in BB. Input level for ADC is 1.45 Vpp max.

Rf-temp port is intended to be used for compensation of RX SAW filters thermal behavior. This phenomena will have impact to RSSI reporting accuracy. The current information is -35ppm/C for center frequency drift for all bands. This temperature information is a voltage over two diodes and diodes are fed with constant current.

## <span id="page-33-0"></span>**Transmitter**

Transmitter chain consists of a final frequency IQ-modulator, a single band power amplifier and a power control loop.

I- and Q-signals are generated by baseband. After post filtering (RC network) the signals are modulated by IQ-modulator in HAGAR IC. The LO signal for modulator is generated by a VCO and is divided by 2. After modulator the TX signal is amplified and buffered. HAGAR TX output level is +3 dBm minimum.

Next the TX signal is converted to single ended by discrete baluns. The final amplification is realized by the power amplifier (PA). It has a 50 ohm input and output. Right output power is controlled by a power control loop. The PA is able to generate over 1 W output power (0 dBm input level). The gain control range is over 35 dB to get desired power levels and power ramping up/down.

Harmonics generated by the nonlinear PA are filtered out by the diplexer inside the antenna switch module.

Power control circuitry consists of a discrete power detector and an error amplifier (in HAGAR). There is a directional coupler between the PA output and the antenna switch. The directional coupler takes a sample from the TX power with a certain ratio. The sampled signal is rectified by a schottky-diode to produce a DC signal after filtering.

The detected voltage is compared by the error amplifier in HAGAR to TXC voltage which is generated by a DA converter in BB. The TXC has got a raised cosine form (cos<sup>4</sup> function) which reduces switching transients when pulsing the TX power up and down. Because dynamic range of the detector is not wide enough to control the TX power (actually the RF output voltage) over the whole range there is a control named TXP to work under the detected levels. Burst is enabled and set to rise with TXP until the output level is high enough, i.e. when the feedback loop works. The loop controls the TX output to rise to a wanted output level. The burst has got a template of TXC ramp. Because the feedback loops can be unstable the loop is compensated by a dominating pole. The pole decreases gain at high frequencies to insure phase margins high enough. Also this pole filter out the noise which is coming from TXC line.

Before power ramp the temperature information from detector is stored to Ctemp. This temperature information is used during the burst to compensate power levels in different temperatures. TXP signal enables the antenna switch module to TX mode.

## <span id="page-33-1"></span>**AFC function**

AFC is used to lock the transceivers clock to frequency of the base station. AFC-voltage is generated in BB with 11 bit DA-converter. There is a RC-filter in AFC control line to reduce the noise from the converter. Settling time requirement for the RC-network comes from signalling, how often PSW (pure sine wave) slots occur. They are repeated after 10 frames. AFC tracks base station frequency continuously, so transceiver has a stable frequency, because changes in VCTCXO-output don't occur so fast (temperature).

Settling time requirement comes also from the start up-time allowed. When transceiver is in sleep mode and "wakes" up to receive mode, there is only about 5 ms for the AFCvoltage to settle. When the first burst comes in system clock has to be settled into +/- 0.1 ppm frequency accuracy. The VCTCXO-module requires also 5 ms to settle into final frequency. Amplitude rises into full swing in 1... 2 ms, but frequency set tling time is higher so this oscillator must be powered up early enough.

## <span id="page-34-0"></span>**DC-compensation**

DC compensation is made during DCN1 and DCN2 operations (controlled via serial bus). DCN1 is carried out by charging the large external capacitors in AGC stages to a voltage which cause a zero dc-offset. DCN2 set the signal offset to constant value (RXREF 1.35 V). The RXREF signal is used as a zero level to RX ADCs.

# <span id="page-35-0"></span>**UI Board LK5**

NSB-8 consists of separate UI board, named as LK5, which includes contacts for the keypad domes and LEDs for keypad illumination. UI board is connected to main PWB through 16 pole board-to-board connector with springs. Signals of the connector are described in section External and Internal Signals and Connections.

5x4 matrix keyboard is used in NSB-8. Key pressing is detected by scanning procedure. Keypad signals are connected UPP keyboard interface.

When no key is pressed row inputs are high due to UPP internal pull-up resistors. The columns are written zero. When key is pressed one row is pulled down and an interrupt is generated to MCU. After receiving interrupt MCU starts scanning procedure. All columns are first written high and then one column at the time is written down. All other columns except one which was written down are set as inputs. Rows are read while column at the time is written down. If some row is down it indicates that key which is at the cross point of selected column and row was pressed. After detecting pressed key all registers inside the UPP are reset and columns are written back to zero.

## <span id="page-35-1"></span>**LCD & Keypad Illumination**

In NSB-8 white LEDs are used for LCD and keypad illumination. For LCD illumination four LEDs (on RM8) are used and for keypad six LEDs (on LK5).

<span id="page-35-2"></span>Current through LEDs is controlled by transistor circuitry. External transistor driver circuitry is used as constant current source in order to prevent any change in battery voltage be seen as changing led brightness. Battery voltage is changing, for example, during charging.



#### **Figure 9: Display and keypad illumination circuitry.**

LEDs are controlled by the UEM PWM outputs. Both LED groups are controlled by KLight output of the UEM. Current flow through the LEDs is set by biasing the transistor and limiting the current by resistors. Current is set separately to keypad and LCD LEDs.

## <span id="page-36-0"></span>**Internal Speaker**

The internal earpiece is a dynamic earpiece with an impedance of 32 ohms. The earpiece is low impedance one since the sound pressure is to be generated using current and not voltage as the supply voltage is restricted to 2.7 V. The earpiece is driven directly by the UEM. The ear piece driver in UEM is a bridge amplifier.

<span id="page-36-1"></span>



This page intentionally left blank.